diff --git a/arch/arm64/boot/dts/seconorth/fg0700w0dsswagl1.dtsi b/arch/arm64/boot/dts/seconorth/fg0700w0dsswagl1.dtsi
index b6ce7cd14efca5fdb8ebcb33c58860659c10ef72..5a228811a9e0424e5731d8e6bcfa0ec1f5731607 100644
--- a/arch/arm64/boot/dts/seconorth/fg0700w0dsswagl1.dtsi
+++ b/arch/arm64/boot/dts/seconorth/fg0700w0dsswagl1.dtsi
@@ -1,6 +1,6 @@
 /*
  * Copyright 2020 Keith & Koep GmbH
- *
+ * Copyright 2021-2024 SECO Northern Europe GmbH
  */
 
 /*
@@ -13,24 +13,24 @@ TOUCH_RESET    Defined in xxx_pinfunc.h. (SODIMM-pin: 75)
 */
 
 &cap_touch {
-		reg = <0x2a>;
-		compatible = "eeti,exc3000_ts"; // out of tree driver
-		reset-low-active = <0>;
-		irq-low-active = <0>;
-		status = "okay";
+	reg = <0x2a>;
+	compatible = "eeti,exc3000_ts"; // out of tree driver
+	reset-low-active = <0>;
+	irq-low-active = <0>;
+	status = "okay";
 };
 
 &mipi2lvds_bridge {
-		status = "okay";
+	status = "okay";
 };
 
-&panel_lvds{
+&panel_lvds {
 	status          = "okay";
 	compatible      = "panel-lvds";
-	data-mapping = "vesa-24";
-	width-mm = <154>;
-	height-mm = <86>;
-	backlight = <&backlight1>;
+	data-mapping    = "vesa-24";
+	width-mm        = <154>;
+	height-mm       = <86>;
+	backlight       = <&backlight1>;
 
 	/* Enable pin is shared with the mipi to lvds bridge */
 
@@ -44,7 +44,7 @@ panel-timing {
 		vfront-porch = <17>;
 		vsync-len = <1>;
 		vback-porch = <17>;
-	 };
+	};
 
 	port {
 		panel1_in: endpoint {
@@ -78,13 +78,13 @@ &dcss {
 					  <&clk IMX8MQ_CLK_DISP_AXI>,
 					  <&clk IMX8MQ_CLK_DISP_RTRM>;
 	assigned-clock-parents = <&clk IMX8MQ_VIDEO_PLL1_OUT>,
-							 <&clk IMX8MQ_VIDEO_PLL1>,
-							 <&clk IMX8MQ_CLK_27M>,
-							 <&clk IMX8MQ_SYS1_PLL_800M>,
-							 <&clk IMX8MQ_SYS1_PLL_800M>;
+					  <&clk IMX8MQ_VIDEO_PLL1>,
+					  <&clk IMX8MQ_CLK_27M>,
+					  <&clk IMX8MQ_SYS1_PLL_800M>,
+					  <&clk IMX8MQ_SYS1_PLL_800M>;
 	assigned-clock-rates = <600000000>, <0>, <0>,
-						   <800000000>,
-						   <400000000>;
+					  <800000000>,
+					  <400000000>;
 
 	port@0 {
 		dcss_out: endpoint {